Toggle navigation
Repository of the Association of Universities Entrusted to the Society of Jesus in Latin America (AUSJAL)
español
português (Brasil)
English
English
español
português (Brasil)
English
Login
Toggle navigation
View Item
Home
Centro Universitario FEI
Documentos - CUFEI
View Item
Home
Centro Universitario FEI
Documentos - CUFEI
View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
Study of silicon n- and p-FET SOI nanowires concerning analog performance down to 100 K
View/
Open
Date
2017
Author
Paz B.C.
Casse M.
Barraud S.
Reimbold G.
Vinet M.
Faynot O.
Pavanello M.A.
Metadata
Show full item record
URI
https://hdl.handle.net/20.500.12032/89526
Description
© 2016 Elsevier LtdThis work presents an analysis of the performance of silicon triple gate SOI nanowires aiming the investigation of analog parameters for both long and short channel n-type and p-MOSFETs. Several nanowires with fin width as narrow as 9.5 nm up to quasi-planar MOSFETs 10 μm-wide are analyzed. The fin width influence on the analog parameters is studied for n-type and p-MOSFETs with channel lengths of 10 μm and 40 nm, at room temperature. The temperature influence is analyzed on the analog performance down to 100 K for long channel n-MOSFETs by comparing the quasi-planar device to the nanowire with fin width of 14.5 nm. The intrinsic voltage gain, transconductance and output conductance are the most important figures of merit in this work. An explicit correlation between these figures of merit and the mobility behavior with temperature is demonstrated.
Collections
Documentos - CUFEI
Search Repository
This Collection
Browse
All of Repository
Communities & Collections
By Issue Date
Authors
Titles
Subjects
This Collection
By Issue Date
Authors
Titles
Subjects
My Account
Login
Register