dc.contributor.author | Rangel-Patiño, Francisco E. | |
dc.contributor.author | Viveros-Wacher, Andrés | |
dc.contributor.author | Rayas-Sánchez, José E. | |
dc.contributor.author | Vega-Ochoa, Edgar A. | |
dc.contributor.author | Duron-Rosales, Ismael | |
dc.contributor.author | Hakim, Nagib | |
dc.date.accessioned | 2019-08-30T18:04:19Z | |
dc.date.accessioned | 2023-03-10T16:53:59Z | |
dc.date.available | 2019-08-30T18:04:19Z | |
dc.date.available | 2023-03-10T16:53:59Z | |
dc.date.issued | 2016-12 | |
dc.identifier.citation | F.E. Rangel-Patino, A. Viveros-Wacher, J.E. Rayas-Sánchez, E.A. Vega-Ochoa, I. Duron-Rosales, and N. Hakim, “A holistic methodology for system margining and jitter tolerance optimization in post-silicon validation,” in IEEE MTT-S Latin America Microwave Conf. (LAMC-2016), Puerto Vallarta, Mexico, Dec. 2016, pp. 1-4. DOI: 10.1109/LAMC.2016.7851268 | es |
dc.identifier.isbn | 978-1-5090-4288-3 | |
dc.identifier.uri | https://hdl.handle.net/20.500.12032/69127 | |
dc.description | The optimization of receiver analog circuitry in modern high-speed input/output (HSIO) links is a very time consuming post-silicon validation process. Current industrial practices are based on exhaustive enumeration methods to improve either the system margins or the jitter tolerance compliance test. In this paper, these two requirements are addressed in a holistic optimization-based approach. We propose an innovative objective function based on these two metrics. Our method employs Kriging to build a surrogate model based on system margining and jitter tolerance measurements. The proposed method is able to deliver optimal system margins and guarantee jitter tolerance compliance while substantially decreasing the typical post-Si validation time. | es |
dc.language.iso | eng | es |
dc.publisher | IEEE | es |
dc.rights.uri | http://quijote.biblio.iteso.mx/licencias/CC-BY-NC-ND-2.5-MX.pdf | es |
dc.subject | Post-silicon Validation | es |
dc.subject | Jitter | es |
dc.subject | System Margining | es |
dc.subject | Eye Diagram | es |
dc.title | A Holistic Methodology for System Margining and Jitter Tolerance Optimization in Post-Silicon Validation | es |
dc.type | info:eu-repo/semantics/article | es |