A compact functional verification flow for a RISC-V 321 based core
Date
2020Author
Molina Robles, Roberto
Solera Bolanos, Edgar
García Ramírez, Ronny
Chacón Rodríguez, Alfonso
Rimolo Donadio, Renato
Arnaud Maceira, Alfredo
Metadata
Show full item recordDescription
The structure of a functional verification flow used for the design of a RISC-V core is presented. The paper offers a guide on the test-planning used and details of the flow architecture, showing how to integrate the Universal Verification Methodology with the required, reference models, while implementing key futures in standard verification environments, such as testing regressions and code and structural coverage. The designed flow is compact yet efficient, making it affordable for small design teams, without requiring extra investment other than the already necessary licenses for RTL synthesis and the eventual fabrication of the chip.Agencia Nacional de Investigación e Innovación