Toggle navigation
Repository of the Association of Universities Entrusted to the Society of Jesus in Latin America (AUSJAL)
español
português (Brasil)
English
English
español
português (Brasil)
English
Login
Toggle navigation
View Item
Home
Centro Universitario FEI
Documentos - CUFEI
View Item
Home
Centro Universitario FEI
Documentos - CUFEI
View Item
JavaScript is disabled for your browser. Some features of this site may not work without it.
Effect of the back bias on the analog performance of standard FD and UTBB transistors-based self-cascode structures
View/
Open
Date
2017
Author
Doria R.T.
Flandre D.
Trevisoli R.
De Souza M.
Pavanello M.A.
Metadata
Show full item record
URI
https://repositorio.fei.edu.br/handle/FEI/1129
Description
© 2017 IOP Publishing Ltd.This work demonstrates that active back biasing can improve significantly the analog performance of two-transistors self-cascode structures. The study was performed by applying both standard and UTBB fully depleted (FD) SOI MOSFETs to the structures and has shown that a voltage gain improvement of about 7 dB is obtained when a forward back bias is applied to the drain-sided transistor of standard FD devices-based structure. In the case of UTBB transistors, an improvement larger than 5 dB of the output voltage gain is shown depending on the back bias applied to both n- or p-type devices. Finally, it is shown that the mirroring precision of current mirrors composed by SC structures can be more than 20% better than the one composed by single devices and the improvement is better when adequate back bias is applied.
Collections
Documentos - CUFEI
Search Repository
This Collection
Browse
All of Repository
Communities & Collections
By Issue Date
Authors
Titles
Subjects
This Collection
By Issue Date
Authors
Titles
Subjects
My Account
Login
Register