Show simple item record

dc.contributor.authorTambara L.A.
dc.contributor.authorTonfat J.
dc.contributor.authorSantos A.
dc.contributor.authorKastensmidt F.L.
dc.contributor.authorMedina N.H.
dc.contributor.authorAdded N.
dc.contributor.authorAguiar V.A.P.
dc.contributor.authorAguirre F.
dc.contributor.authorSilveira M.A.G.
dc.date.accessioned2019-08-19T23:47:20Z
dc.date.available2019-08-19T23:47:20Z
dc.date.issued2017
dc.identifier.citationTAMBARA, LUCAS ANTUNES; TONFAT, JORGE; SANTOS, ANDRE; LIMA KASTENSMIDT, FERNANDA; MEDINA, NILBERTO H.; ADDED, NEMITALA; AGUIAR, VITOR A. P.; AGUIRRE, FERNANDO; SILVEIRA, MARCILEI A. G.. Analyzing Reliability and Performance Trade-offs of HLS-based Designs in SRAM-based FPGAs under Soft Errors. IEEE Transactions on Nuclear Science, v. 63, p. 1-1, 2017.
dc.identifier.issn0018-9499
dc.identifier.urihttps://repositorio.fei.edu.br/handle/FEI/1468
dc.description.abstract© 1963-2012 IEEE.The increasing system complexity of FPGA-based hardware designs and shortening of time-to-market have motivated the adoption of new designing methodologies focused on addressing the current need for high-performance circuits. High-Level Synthesis (HLS) tools can generate Register Transfer Level (RTL) designs from high-level software programming languages. These tools have evolved significantly in recent years, providing optimized RTL designs, which can serve the needs of safety-critical applications that require both high performance and high reliability levels. However, a reliability evaluation of HLS-based designs under soft errors has not yet been presented. In this work, the trade-offs of different HLS-based designs in terms of reliability, resource utilization, and performance are investigated by analyzing their behavior under soft errors and comparing them to a standard processor-based implementation in an SRAM-based FPGA. Results obtained from fault injection campaigns and radiation experiments show that it is possible to increase the performance of a processor-based system up to 5,000 times by changing its architecture with a small impact in the cross section (increasing up to 8 times), and still increasing the Mean Workload Between Failures (MWBF) of the system.
dc.relation.ispartofIEEE Transactions on Nuclear Science
dc.rightsAcesso Restrito
dc.titleAnalyzing Reliability and Performance Trade-Offs of HLS-Based Designs in SRAM-Based FPGAs under Soft Errors
dc.typeArtigo


Files in this item

FilesSizeFormatView

This item appears in the following Collection(s)

Show simple item record


© AUSJAL 2022

Asociación de Universidades Confiadas a la Compañía de Jesús en América Latina, AUSJAL
Av. Santa Teresa de Jesús Edif. Cerpe, Piso 2, Oficina AUSJAL Urb.
La Castellana, Chacao (1060) Caracas - Venezuela
Tel/Fax (+58-212)-266-13-41 /(+58-212)-266-85-62

Nuestras redes sociales

facebook Facebook

twitter Twitter

youtube Youtube

Asociaciones Jesuitas en el mundo
Ausjal en el mundo AJCU AUSJAL JESAM JCEP JCS JCAP